1. Draw the Vin versus Vout curves for the following circuits when Vin is swept from -5V to 5V. (The diodes are real diodes with a 0.7 built-in voltage and no reverse breakdown). (60 points) 2. Determine the Q point values and draw the DC load line of the following circuit. (assume 3. $\beta$ =100, $V_{BE}$ =0.7V at $I_{C}$ =1 mA. Design the circuit (find appropriate $R_{C}$ and $R_{E}$ ) so that when $I_{C}$ =2mA, $V_{C}$ =5V (VT=25mV at room temperature). (20 points) $$R_{c} = \frac{15-5}{2MA} = 5KJ$$ $$I_{c} = I_{5} \cdot e^{VRe/VT}$$ $$I_{c} = I_{5} \cdot e^{VRe/VT}$$ $$I_{mA} I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} = I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} = I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} = I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} = I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} = I_{mA} = I_{mA} \cdot I_{mA}$$ $$I_{mA} $$I$$ ## ENGR338 Digital Electronics (55 minutes, close-book, close-notes) 2. For a 4-bit SAR ADC, $V_{REF}$ for the DAC is 10 V, Vin at a moment is 6.2V. Show all the states of the ADC's output in a state diagram. Show both the analog voltage and the digital voltage for 3. Draw the Vin – Vout curves for the following circuits when Vin is swept from -5V to 5V. (The diodes are real diodes with a 0.7 built-in voltage and no reverse breakdown). (20 points) 4. For the following NPN BJT, Is= $10^{-15}$ A, $\beta$ =100. (1) Find VBE and VCE. (2) Replace the 10 uA current source with a resistor and a 5V voltage source, what resistance is required to result in the same operation? (20 points) O $$16 = 10 \text{ MA}$$ $\Rightarrow 1c = 10 \cdot 18 = 1 \text{ mA}$ $\frac{\text{VCC} = 5V}{\text{SRC1}}$ $\frac{\text{VCE} = VCC - VRC}{\text{I} = 25 \text{ VBE/V}} = \frac{5V - 1 \text{ mA} \cdot 3K = 2V}{\text{I} = 25 \text{ VBE/V}} = \frac{7}{10 \text{ mA}} \frac{7$ 5. Is the following NPN BJT operated in linear, saturation, or cutoff region? Determine the Q point and draw the load line. (20 points) - 6. Explain the following concepts. Draw diagrams to help with interpreting the concepts if necessary. (10 points) - a. NMOS Channel Length Modulation (CLM) - b. CMOS Latch-Up - c. NMOS Body Effect - d. Formation of the depletion region of a pn junction - e. Is and ID for a forward biased pn junction. Which current is larger? Why? - f. Why the N-Well sheet resistance is a constant? - g. What are $n_i$ , $n_n$ , $n_p$ , $p_n$ , $p_p$ , $N_A$ , and $N_D$ ?